# Microelectronic Devices and Circuits - EECS105 Final Exam Wednesday, December 9, 1998

## Costas J. Spanos

Total: 100 points

#### MOS Device Data

 $MUnCox = 50 \text{ uA/V}^2$ ,  $MUpCox = 25 \text{ uA/V}^2$ , VTn = -VTp = 1 V,

 $LAMBDAn = LAMBDAp = 0.1V^{-1}$  um (i.e. LAMBDA is 0.1  $V^{-1}$  when L = 1 um, and is proportional to 1/L),

Cox = 2.3 fF/um<sup>2</sup>, Cjn = 0.1 fF/um<sup>2</sup>, Cjp = 0.3 fF/um<sup>2</sup>, Cjswn = 0.5 fF/um,

Cjswp = 0.35 fF/um, Covn = 0.5 fF/um = Covp

### npn Bipolar Device Data

Is = 10^-17 A, BETA = 100, Va = 25 V, TAUf = 50 ps, Cje = 15 fF, Cmu = 10 fF

#### Problem #1 of 4: Answer each question briefly and clearly (3 points each, total 24)

a) What type of electrical current (drift or diffusion?) and what type of carriers (holes or electrons?) flows between the source and the drain of an n-channel MOS transistor?

b) Where is the *maximum* absolute electric field within an MOS capacitor in depletion, made of Al, SiO2, and p-type doped Silicon? (Mark your answer on the graph and give brief explanation)



c) What are the noise margins of a dynamic logic gate that employs an n-channel logic network?



- d) What physical aspect of a planar bipolar transistor determines its Early Voltage value?
- e) Is it important to build a current supply source with an *extremely* high output resistance when biasing a common collector amplifier? Explain your answer.



f) What can a circuit designer do to adjust the output voltage of the following npn bipolar diode-connected voltage source?



A typical value for this voltage source is about: \_\_\_\_\_

| To reduce this value, the designer must |
|-----------------------------------------|
|-----------------------------------------|

To increase this value, the designer must:

- g) What single-stage amplifiers suffer from the so-called "Miller effect" that limits their frequency response?
- h) What is the definition of the common-mode rejection ratio of a differential amplifier?

### Problem #2 of 4 (26 points)

Below is given a voltage amplifier with (W/L)1 = 50/2, (W/L)3 = 100/2, and (W/L)2B = (W/L)2 = (W/L)4 = 50/4. Assume that all backgates are shorted to their respective sources. Assume that Vbias is set such that all devices are operating in their constant current region.



For each of the following questions, make sure that you show the expressions <u>before</u> you plug in the specific values. A correct expression is worth 70% of the credit, even if the numerical calculation is incorrect!

a) Draw thee small signal model for the CS-CD stages, including parasitic capacitances. (5 points)

b) Calculate the following parameters of this two stage (CS-CD) amplifier:

Av (i.e. unloaded DC voltage gain of the entire amplifier), R in and R out. Also calculate the DC voltage gain V out/Vs when Rs = 5kOhms and Rl = 500 Ohms (5 points)

| Parameter | Value | Unit |
|-----------|-------|------|
| Αv        |       |      |
| Rin       |       |      |
| Rout      |       | *    |
| Vout/Vs   |       |      |

| c) Find the OMEGA3DB for this amplifier using the method of open-circuit time constants. (Hint #1: make sure that you include these  |
|--------------------------------------------------------------------------------------------------------------------------------------|
| parasitic capacitances: Cgs1, Cgd1, Cdb1, Cdb2, Cgd3, Cgs3, Cdb3 and Cdb4. Hint #2: all these capacitances combine to five distinct  |
| capacitances, for which you will then have to calculate the open circuit time constants.) Answer this question in the following four |
| steps:                                                                                                                               |

| c1    | ) From part (a), | combine a   | III these c | anacitances | to the | following | five a    | nd calculate | their val | nes (3  | points) |
|-------|------------------|-------------|-------------|-------------|--------|-----------|-----------|--------------|-----------|---------|---------|
| $c_1$ | , rrom part (a), | , comonic a | m mese e    | apacitanees | to the | TOHOWINE  | ; mvc, ai | na carcurate | uicii vai | ucs. (3 | pomis   |

| C 1  | ı |
|------|---|
| 1 00 | _ |

Cgd1 =

C1 (capacitance between ground and node "1") =

Cgs3 =

*C*1 =

- c2) Calculate the resistance "seen" by each of the above capacitances. (2 points)
- c3) Calculate the dominant pole for the circuit. (1 point)
- d) Assuming that, in addition to the dominant pole you found in part (c), this amplifier has a *second* pole at 1000 Mrad/sec, draw the amplitude and phase diagrams. (5 points)

If you could not find the loaded DC voltage gain in (b), assume it is -20 V/V and check here: \_\_\_\_\_

If you could not find the dominant pole *OMEGA3*db in (c), assume it is 30 Mrad/s and check here: \_\_\_\_\_





e) Quite frankly, this is not a very good amplifier, so go ahead and replace M1 with an npn bipolar transistor, redraw the circuit and calculate the new loaded DC voltage gain. (5 points)

### Problem #3 of 4 (25 points)

Consider the following static CMOS logic circuit. The two capacitances on the schematic represent the capacitance of the wiring connecting these gates.

For each of the following questions, make sure that you show the expressions <u>before</u> you plug in the specific values. A correct expression is worth 70% of the credit, even if the numerical calculation is incorrect!



a) Write the logical expression for Q in terms of A, B and C, and fill out the truth table. (3 points)

Q =

| A | В | C | Q    |
|---|---|---|------|
| 0 | 0 | 0 |      |
| 0 | 1 | 0 |      |
| 1 | 0 | 0 |      |
| 1 | 1 | 0 |      |
| 0 | 0 | 1 | - 12 |
| 0 | 1 | 1 |      |
| 1 | 0 | 1 |      |
| 1 | 1 | 1 |      |

| b) Re-draw this circuit showing all the transistors that implement the logical functions depicted above in CMOS static logic, using a 5 V supply voltage. (4 points)                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                 |
| c) All transistors have a channel length $L = 2$ um. The widths of the n-channel transistors for the inverters and logic gates are as follows:                                                                                                                                  |
| NAND gate: $Wn = 4$ um, Inverter 1: $Wn = 6$ um, Inverter 2: $Wn = 18$ um, NOR gate: $Wn = 4$ um.                                                                                                                                                                               |
| Determine the widths of the p-channel transistors in the circuit such that the inverters have equal propagation delays $tPHL = tPLH$ and that the logic gates have equal worst-case propagation delays. (6 points)                                                              |
|                                                                                                                                                                                                                                                                                 |
| d) Find the numerical value of the worst-case propagation delay <i>t</i> p for the NAND gate. The drain-bulk capacitances can be neglected because of the large wire capacitance. (But do take into account the effect of the gate capacitance through <i>C</i> ox!) (6 points) |
| e) Find the numerical value of the worst-case propagation delay tp from the input to Inverter 1 to the output of Inverter 2. The drain-bulk capacitance can be neglected because of the large wire capacitance. (Again, do take into account the gate capacitances of the       |
| driven gates). (6 points)                                                                                                                                                                                                                                                       |
| Problem #4 of 4 (25 points)  Consider the following circuit. Note that this is NOT a common gate amplifier, since the transistor is only going to be operating in the <i>triode</i> region.                                                                                     |
|                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                 |

$$C_1 = 100 pF (= 10^5 SF)$$
 $V_{S} = 1 mV cos(wt)$ 
 $V_{S} = 1 mV cos(wt)$ 
 $V_{S} = 1 mV cos(wt)$ 
 $V_{S} = 1 mV cos(wt)$ 

a) Note that this transistor is operating in the triode region and is playing the role of a variable resistor. Calculate the sheet resistance of the channel of this transistor, as a function of *Vgs*. Do this calculation for *Vgs* values of 2, 3, and 5 V. (5 points)

| V <sub>GS</sub> (V) | R <sub>□</sub> (Ohms/□) |
|---------------------|-------------------------|
| 2                   |                         |
| 3                   |                         |
| 5                   |                         |

b) Given that the size of this transistor is 50/2, calculate the equivalent small signal channel resistance for its channel. (Hint: the small channel resistance in this case is NOT determined by the *LAMBDA* of the transistor!) (5 points)

| Vgs (V) | Rchannel (Ohms) |
|---------|-----------------|
| 2,      |                 |
| 3       |                 |
| 5       |                 |

c) Write the small signal model and include and calculate the parastic capacitances. Note that the size of the drain is 10 um long by 50 um wide. Also note that the Cgd for a transistor in a triode mode is given by the formula Cgd = W\*L\*Cox/2 + W\*Cov. (5 points)

d) Calculate the first pole and first zero for this circuit for Vgs values of 2 and 5 volts and draw the two voltage transfer characteristics versus frequency for each value of Vgs. (Use the same graph for both plots, but make sure you mark each carefully.) (5 points)



e) What amplifier stage would you consider adding between this filter and the load in order to make the frequency response of the entire circuit largely independent of the value of the load? (Note that you have to use a transistor type and an amplifier stage that will not limit the high frequency response of this filter). Draw the new circuit and explain your choice. (5 points)

Posted by HKN (Electrical Engineering and Computer Science Honor Society)

University of California at Berkeley

If you have any questions about these online exams
please contact mailto:examfile@hkn.eecs.berkeley.edu